

## DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING

| Course                  | ECE 35800 - Introduction to VHDL                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of Course          | Required for CmpE Program, Elective for EE Program                                                                                                                                                                                                                                                                                                                                                        |
| Catalog Description     | Introduction to the design of digital systems using VHDL hardware<br>description language. Emphasis on how to write VHDL that will map<br>readily to hardware. Projects assigned using commercial-grade<br>computer-aided design (CAD) tools for VHDL-based design, VHDL<br>simulation, and synthesis.                                                                                                    |
| Credits                 | 3                                                                                                                                                                                                                                                                                                                                                                                                         |
| Contact hours           | 3                                                                                                                                                                                                                                                                                                                                                                                                         |
| Prerequisite Courses    | ECE 27000, ECE 22900                                                                                                                                                                                                                                                                                                                                                                                      |
| Corequisite Courses     | None                                                                                                                                                                                                                                                                                                                                                                                                      |
| Prerequisites by Topics | Familiarity with the fundamentals of digital logic design – including<br>combinational logic design, logic minimization, and state machine<br>design; prior programming experience in a structured programming<br>language highly desirable as preparation for learning to write VHDL<br>code                                                                                                             |
| Textbook                | <i>Circuit Design and Simulation with VHDL</i> , by Volnei A. Pedroni, The MIT Press, current edition.                                                                                                                                                                                                                                                                                                    |
| Course Objectives       | <ul> <li>At the end of this course, students should be able to: <ul> <li>Code in VHDL for synthesis</li> <li>Decompose a digital system into a controller (FSM) and datapath, and code accordingly</li> <li>Write VHDL testbenches</li> <li>Synthesize and implement digital systems on FPGAs</li> <li>Understand behavioral, non-synthesizable VHDL and its role in modern design</li> </ul> </li> </ul> |
| Course Outcomes         | Students who successfully complete this course will have demonstrated the ability to:                                                                                                                                                                                                                                                                                                                     |

| Lecture Topics        | <ol> <li>Be able to describe combinational and sequential components<br/>using VHDL. (2)</li> <li>Be able to draw schematic from VHDL description (1)</li> <li>Be able to simulate VHDL modules and analyze/interpret<br/>simulated data and waveform. (6)</li> <li>Be able to analyze with ASM-chart controller and datapath (2)</li> <li>Be able to design complex digital system, describe it in VHDL. (1)</li> <li>Be able to use modern electronic design tools for synthesis, and<br/>simulation (7)</li> <li>Course overview, VHDL synthesis and simulation design flow</li> <li>Combinational logic design - schematic and VHDL</li> <li>Use of test benches, timing constraints, optimization trade-offs</li> <li>Sequential logic functions in VHDL</li> <li>State machine design in VHDL</li> <li>Synthesis on FPGAs</li> <li>Advanced VHDL topics</li> </ol> |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Computer Usage        | High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Laboratory Experience | High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Design Experience     | High                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Coordinator           | Guoping Wang, Ph.D.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Date                  | 09/11/2018                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |